RESEARCH ARTICLE | FEBRUARY 22 2024

# Relaxation kinetics of interface states and bulk traps in atomic layer deposited $ZrO_2/\beta$ -Ga\_O<sub>3</sub> metal-oxide-semiconductor capacitors $\oslash$

Special Collection: Defects in Semiconductors 2024

Jiaxiang Chen 💿 ; Haolan Qu 💿 ; Jin Sui 💿 ; Xing Lu 💿 ; Xinbo Zou 🛥 💿

( Check for updates

J. Appl. Phys. 135, 085702 (2024) https://doi.org/10.1063/5.0185492



CrossMark





## Relaxation kinetics of interface states and bulk traps in atomic layer deposited $ZrO_2/\beta$ -Ga<sub>2</sub>O<sub>3</sub> metal-oxide-semiconductor capacitors

Cite as: J. Appl. Phys. 135, 085702 (2024); doi: 10.1063/5.0185492 Submitted: 31 October 2023 · Accepted: 26 January 2024 · Published Online: 22 February 2024

Jiaxiang Chen,<sup>1,2,3</sup> 🔟 Haolan Qu,<sup>1,2,3</sup> 🔟 Jin Sui,<sup>1,2,3</sup> 🔟 Xing Lu,<sup>4</sup> 🔟 and Xinbo Zou<sup>1,5,a)</sup> 🔟

### AFFILIATIONS

<sup>1</sup>School of Information Science and Technology, ShanghaiTech University, Shanghai 201210, China

<sup>2</sup>Shanghai Institute of Microsystem and Information Technology, Chinese Academy of Sciences, Shanghai 200050, China

<sup>3</sup>School of Integrated Circuits, University of Chinese Academy of Sciences, Beijing 100049, China

<sup>4</sup>School of Electronics and Information Technology, Sun Yat-sen University, Guangzhou 510275, China

<sup>5</sup>Shanghai Engineering Research Center of Energy Efficient and Custom AI IC, Shanghai 200031, China

Note: This paper is part of the special topic, Defects in Semiconductors 2024. <sup>a)</sup>Author to whom correspondence should be addressed: zouxb@shanghaitech.edu.cn

The study of interface states and bulk traps and their connection to device instability is highly demanded to achieve reliable  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> metal-oxide-semiconductor (MOS) devices. However, a comprehensive analysis of the capture/emission behavior of interface states and bulk traps can be challenging due to widespread time constant distribution. In this study using consistence true is the state of the capture of the study of the capture of the state of the capture of the state of traps can be challenging due to widespread time constant distribution. In this study, using capacitance transient measurement tools, trap  $\frac{8}{23}$  states of the  $ZrO_2/\beta$ -Ga<sub>2</sub>O<sub>3</sub> MOS gate stack were explicitly investigated, particularly its bias- and temperature-dependent relaxation kinetics. As forward bias is enlarged, it is observed that the interface state density  $(D_{it})$  increases by 12.6%. Two bulk traps with discrete levels identified as 0.43 eV (E1) and 0.74 eV (E2) below the conduction band minimum were extracted by deep-level transient spectroscopy. It is further revealed that the emission processes of E1 and E2 are thermally enhanced, while the capture processes remain insensitive to temperature. The electric-field dependence of E1 indicates that the dominant mechanism follows the rule of Poole-Frenkel emission. The capacitance-voltage (C-V) hysteresis deteriorated at a higher forward bias due to the higher trap density and increased population of trapped charges. These findings provide an important framework for future device optimization to improve the reliability and performance of  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> MOS devices.

Published under an exclusive license by AIP Publishing. https://doi.org/10.1063/5.0185492

#### I. INTRODUCTION

Beta-gallium oxide ( $\beta$ -Ga<sub>2</sub>O<sub>3</sub>) has attracted considerable attention for high power and radiation-hard applications owing to its large bandgap (4.9 eV), high critical breakdown field strength ( $E_{BR}$ ) of 8 MV/cm, and high Baliga Figure-of-Merit (BFOM).<sup>1-3</sup> A variety of dielectrics have been employed in fabricating Ga2O3-based metal-oxide-semiconductor field effect transistors (MOSFETs), including  $SiO_2^4$  and high-permittivity (k) dielectrics such as  $Al_2O_3$ ,<sup>5,6</sup>  $HfO_2$ ,<sup>7</sup>  $ZrO_2$ ,<sup>8</sup> and  $HfAlO^9$  by atomic layer deposition (ALD). Recently, normally off Al<sub>2</sub>O<sub>3</sub>/β-Ga<sub>2</sub>O<sub>3</sub> MOSFETs with outstanding kV-level breakdown voltage have also been demonstrated.<sup>10</sup>

Despite the dramatic improvement seen in the electrical properties of  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> MOS devices, some reliability issues still remain open, including gate leakage, the capacitance-voltage (C-V) hysteresis phenomenon, flatband voltage ( $V_{FB}$ ) shift, DC-RF dispersion, and premature breakdown.<sup>11-14</sup> It is widely accepted that interfacial states and bulk traps are crucial in determining the performance and stability of Ga<sub>2</sub>O<sub>3</sub> MOS devices.<sup>15</sup> Several reports have studied the biasdependent threshold voltage instability in lateral  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> MOSFETs<sup>5,16</sup> and vertical Fin-MOSFETs.<sup>17</sup> This phenomenon has been ascribed to the capturing/releasing processes of trap states upon positive and negative bias. Therefore, it is demanding to deposit a high-quality dielectric layer with minimum number of trap states and to accurately evaluate the trap density and energy distribution.

Some reports have investigated the energy distribution of defect state in MOS structures including both interface state

05

continuum and discrete energy levels.<sup>18–20</sup> The density of interface states ( $D_{it}$ ) of SiO<sub>2</sub>, Al<sub>2</sub>O<sub>3</sub>, HfO<sub>2</sub>, HfAlO, and AlSiO on  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> MOS capacitors (MOSCAPs) have been previously analyzed by quasi-static C–V,<sup>4</sup> photo-assisted C–V,<sup>6,11</sup> the Terman method,<sup>21</sup> the Hi–Lo method,<sup>9</sup> and deep-level transient spectroscopy (DLTS).<sup>22,23</sup> Most studies mainly focus on the density of state continuum, whereas the analysis of trap with discrete-level properties is limited.<sup>22,24</sup> Meanwhile, the density and distribution of interface states in ZrO<sub>2</sub>/ $\beta$ -Ga<sub>2</sub>O<sub>3</sub> are still lacking. ZrO<sub>2</sub> has emerged as a promising gate dielectric material for Ga<sub>2</sub>O<sub>3</sub> MOS devices with a conduction band offset ( $\Delta Ec$ ) of 1.2 eV and a high dielectric constant,<sup>8</sup> resulting in its ability to achieve lower leakage current and a lower effective oxide thickness, respectively.<sup>1,25</sup>

Furthermore, it is demanding to comprehensively understand the kinetics of releasing/capturing nonequilibrium carriers by trap states in MOS-based device, which are fundamental to mitigation of trap-induced degradation and time-dependent variability phenomena.<sup>26</sup> However, by the conventional conductance method, identifying the bias- and temperature-dependent emission/capture kinetics of interface states can be challenging due to the broad energy distribution.<sup>27,28</sup> The conduction loss was not detected in the measured frequency range (e.g., 1 kHz-5 MHz) due to the extremely long time constant associated with the deep energy level, leading to the inaccurate calculation of D<sub>it</sub>. Capacitance-based DLTS<sup>29,30</sup> holds the advantage of identifying a wide range of time constants for trap states by varying the temperature and pulse bias. Thus, quantitative assessment of trapping/detrapping processes associated with a specific trap state would be enabled. To the best of our knowledge, bias-temperature instability (BTI) and C-V hysteresis of the  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> MOS gate stack and related relaxation kinetics of trap states remain to be clarified yet, particularly at low temperatures. Without knowledge of these trap states, it is hard to establish insights for improvement of the interfacial quality of the dielectric/ $\beta$ -Ga<sub>2</sub>O<sub>3</sub> and device performances.

In this work, the properties of interface states and bulk traps of ALD-deposited  $ZrO_2$  on ( $\overline{2}01$ ) oriented *n*-type  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> MOS capacitors were investigated by C-V methodologies and capacitance-based deep-level transient spectroscopy (DLTS). The influence of injection pulse bias and temperature on the distribution and transient response of interface states was demonstrated with three-dimensional (3D) transient mapping. Two bulk traps E1 and E2 with a discrete energy level within Ga2O3 were revealed by temperature-scan DLTS and isothermal capacitance transient spectroscopy (ICTS) measurements, respectively. The possible origin of these two trap levels was also discussed. The electrical signatures including C-V stretch-out and hysteresis-related defect states of  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> MOS devices have been investigated. This study provides a guideline for the analysis of relaxation kinetics of interface states in a wide range of Ga<sub>2</sub>O<sub>3</sub> MOS structures, thereby enhancing device reliability and performance.

#### II. EXPERIMENTAL DETAILS

#### A. Sample preparation

Figure 1(a) illustrates a fabricated vertical device schematic of an n-type ( $\overline{2}01$ )  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> MOS capacitor with a ZrO<sub>2</sub> gate dielectric. The thickness of the ZrO<sub>2</sub> layer was measured as 30 nm using an ellipsometer. Square top contacts, with a side length of  $150 \,\mu$ m, were formed by Ti/Au = 30/100 nm. The backside Ohmic contact was formed by Ti/Al/Ni/Au = 15/80/20/60 nm. After deposition, samples were processed by rapid thermal annealing (RTA) in N<sub>2</sub> at 700 °C for 40 s.

#### **B.** Capacitance transient measurement

The waveform of gate bias for capacitance transient measurement in MOSCAPs is plotted in Fig. 1(b). The rectangular pulse bias  $(V_p)$  with pulse durations  $(t_p)$  was set to fill the trap states. Subsequently, after the waiting time  $(t_0)$ , the applied bias was turned to the measured bias  $(V_m)$ , resulting in the transient release of trapped electrons within the measurement time window  $(T_m)$  for measurement. Consequently, the alteration of trapped charges located in proximity to the MOS interface can be observed via a capacitance transient, which was evaluated as a function of measurement time. In Fig. 1(c), the time-dependent capacitance transient  $(\Delta C - t)$  measurements were conducted to monitor the emission processes of trap states in  $T_m$  from  $t_1$  (10 ms) to  $t_2$ (1000 ms) at 300 K. The transients were obtained by keeping the pulse bias at 1 V, but with varying pulse durations from 128 ns to 1 s. Interface states exhibit a widespread effective response time constant  $(\tau_{eff})$  due to their continuous energy distribution and can be represented as the sum of n ideal exponential decays using the extended-Debye model,<sup>31</sup>

$$\Delta C(t) = \sum_{i=1}^{n} \Delta C_i \times \exp\left(-\frac{t}{\tau_{effi}}\right) \approx |\Delta C_0| \exp\left\{-\left(\frac{t}{\tau_{eff}}\right)^{\beta}\right\}, \quad (1)$$

where  $\Delta C_0$  is the total change of transient capacitance amplitude  $\alpha_{C_i}$  and  $\tau_{effi}$  are the amplitude and time constants of each process, respectively.  $\beta$  is the stretched-exponential factor  $(0 < \beta \le 1)$  of the response time. For each transient, the extracted parameters by Eq. (1) have been summarized in Table I. The closer  $\beta$  approaches zero, the more transient decay deviates from the monoexponential, implying that the relaxation processes stem from superposition of multiple exponential emissions.<sup>27,34</sup> As the pulse duration was increased from 128 ns to 1 s,  $\tau_{eff}$  shows a reduction from 0.73 to 0.38 s. The corresponding increase in  $\Delta C$  with elevating  $t_p$  suggests the existence of more trapped charges by trap states. However, when  $t_p$  exceeded 10 ms, both  $\beta$  and  $\Delta C$  exhibited negligible changes, owing to complete occupation of trap states by injected carries.

#### **III. RESULTS AND DISCUSSION**

Z

Figure 2(a) illustrates the bidirectional C–V characteristics at 1 MHz. This stretch-out phenomenon in C–V curves has been observed in other  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> MOSCAPs, suggesting the existence of trap states, which may include interface states and bulk traps.<sup>4,35</sup> The higher density of the interface state will result in a more pronounced stretch-out phenomenon.<sup>36</sup> The possible reason for rising accumulation capacitance is the filling of the interface state or border traps when the MOSCAP is in accumulation.<sup>18</sup> As indicated in Fig. 2(b), the  $1/C^2$ –V curve was plotted at 300 K. The frequency



05 March 2024 02:23:31

FIG. 1. (a) Schematic of  $ZrO_2/\beta$ -Ga<sub>2</sub>O<sub>3</sub> ( $\bar{2}$ 01) MOSCAPs. (b) The waveform of gate bias. (c) Schematic with various pulse durations ( $t_p$ ) and the inverted capacitance transient of the emission process with  $t_p$ .

and AC amplitude of the C–V test were 1 MHz and 50 mV, respectively. The doping concentration  $(N_s)$  was calculated as  $9.0 \times 10^{16}$  cm<sup>-3</sup> from the slope of  $1/C^2$ –V, according to  $N_s = \frac{2 \cdot d(V)}{q \epsilon_s \epsilon_0 A^2 d(C^{-2})}$ , where *q* is the element charge,  $\epsilon_0$  is the vacuum permittivity,  $\epsilon_s$  is the relative dielectric constant of  $\beta$ -Ga<sub>2</sub>O<sub>3</sub>, and *A* is the area of MOSCAPs.

Figure 2(c) illustrates the impact of forward bias stress on MOSCAP stability by means of step-stress C–V measurements conducted at room temperature.<sup>11,37</sup> In the bidirectional C–V loop, the bias was incrementally swept upward from -10 to 5 V as a reference curve. Subsequently, the bias was immediately swept backward from the maximum gate bias ( $V_{g,max}$ ) to -10 V.  $V_{g,max}$  was varied

 TABLE I. Extracted parameters from the capacitance transient upon applying various pulse durations using the extended-Debye model.

| Pulse duration $(t_p)$                                     | 128 ns | 1.5 μs | 10 µs | 10 ms | 1 s  |
|------------------------------------------------------------|--------|--------|-------|-------|------|
| $\overline{	au_{eff}(s)} \ eta \ \Delta C \ (\mathrm{fF})$ | 0.73   | 0.53   | 0.51  | 0.42  | 0.38 |
|                                                            | 0.75   | 0.73   | 0.63  | 0.57  | 0.53 |
|                                                            | 63     | 82     | 85    | 115   | 116  |

from 1 to 5 V by steps of 1 V during the downward sweep. As  $V_{g.max}$  increased, it is observed that the deviation from reference upward C–V became more pronounced, and the hysteresis width enlarged. The hysteresis width of C–V curves was determined from the variation between the initial upward sweep and downward sweep curves at different  $V_{g.max}$  using 110 nF/cm<sup>2</sup> as the criterion. Figure 2(d) illustrates that the value of hysteresis width ranged from 0.20 to 2.01 V as  $V_{g.max}$  increased from 1 to 5 V. This trend suggests a significant enhancement of C–V hysteresis at larger positive bias, which is attributed to a higher trap density.

In Fig. 3(a), the continuum distribution of interface state density was extracted from DLTS measurement by varying different filling pulse bias from 0.1 to 1.2 V. This method can well reveal temperature and bias dependency  $D_{it}$  at the  $ZrO_2/Ga_2O_3$  interface. Deep interface states with long time constants of several seconds or above, which cannot respond to AC signal in conventional conduction method, can still be detected and calculated. The amplitude of  $D_{it}$  is proportional to the DLTS signal amplitude ( $b_1$ ), and the relationship is as follows:<sup>27,38</sup>

$$D_{\rm it} = \frac{\varepsilon A N_{\rm S} C_{\rm ox} b_1}{k T C_M^3 \ln(t_2/t_1)},\tag{2}$$



FIG. 2. (a) Bidirectional sweep C–V characteristics at 1 MHz. (b) The  $1/C^2$ –V curves of MOSCAPs. (c) Bidirectional C–V characteristics by upward sweep as the reference curve and then downward sweep from various  $V_{g,max}$  to -10 V. (d) Extracted C–V hysteresis width as a function of  $V_{g,max}$  from (c).

where  $\varepsilon = \varepsilon_s \varepsilon_0$ ,  $C_{ox}$  is the capacitance of the oxide layer,  $C_M$  is the capacitance at the measured voltage  $V_m$ , k is the Boltzmann constant, T is the temperature, and  $t_2$  and  $t_1$  are the chosen measurement and sampling times. The corresponding activation energy depth  $E_C - E_T$  could be written as

$$E_C - E_T = kT \ln(\nu_{\rm th} N_C \sigma_n \tau_e), \tag{3}$$

where  $N_C$  is the effective density state of electrons,  $\tau_e$  is the emission time of the interface state, and  $\sigma_n$  is the capture cross section of the interface state with a typical value of  $1 \times 10^{-15}$  cm<sup>2</sup>.<sup>35,39</sup>

The distribution of  $D_{it}$  covers a continuous energy range from 0.1 to 0.7 eV below the conduction band. Upon applying a pulse bias of 1.2 V, it can be observed that  $D_{it}$  drops from  $2.63 \times 10^{12} \text{ cm}^{-2} \text{ eV}^{-1}$  at  $E_{C}$ -0.40 eV to a minimum value of  $2.29 \times 10^{11} \text{ cm}^{-2} \text{ eV}^{-1}$  at  $E_{C}$ -0.16 eV. The value of  $D_{it}$  for ZrO<sub>2</sub>/Ga<sub>2</sub>O<sub>3</sub> is comparable to or even lower than those reported for other dielectrics such as SiO<sub>2</sub>, Al<sub>2</sub>O<sub>3</sub>, HfO<sub>2</sub>, and (Y<sub>0.6</sub>Sc<sub>0.4</sub>)<sub>2</sub>O<sub>3</sub> by ALD, implying that ALD ZrO<sub>2</sub> has a great potential in highperformance MOS devices.<sup>21,35,40,41</sup> The continuous interval of activation energy of interface states is consistent with observed stretched-exponential transients in Fig. 1(c). In Fig. 3(b), the pulse

bias and the corresponding electrical-field-dependent activation energy of peak signals have been evaluated. As  $V_p$  is elevated, the peak position shifts to lower temperatures, and the activation energy  $(E_C - E_T)$  of the trap emission process decreased from 0.50 eV at 0.1 V (0.33 MV/cm) to 0.39 eV at 1.2 V (0.4 MV/cm), suggesting that trapped carriers require less energy to overcome the potential barrier and emit at higher fields. With an increase in pulse bias, the maximum value of  $D_{it}$  also increased by 12.6%, indicating more injection of carriers induced by the forward bias. In Fig. 3(c), the integration of  $D_{it}$  with respect to  $E_C - E_T$  yields total charge densities (Q<sub>it</sub>) trapped by the interface state ranging from 2.99 × 10<sup>11</sup> to 7.32 × 10<sup>11</sup> c/m<sup>2</sup> with elevating  $V_p$ , indicating that the greater occupation level of interface states by carriers and the trapping effect of electrons was enhanced by the forward bias. These values were approximately one order of magnitude lower than those reported  $Q_{it}$  of  $(1-4) \times 10^{12}$  C/cm<sup>2</sup> for SiO<sub>2</sub>/ $\beta$ -Ga<sub>2</sub>O<sub>3</sub><sup>22</sup> and  $Al_2O_3/\beta$ -Ga<sub>2</sub>O<sub>3</sub>.

In Figs. 3(d)–3(f), the three-dimensional transient mapping of the interface state emission process from 70 to 300 K is demonstrated with different  $V_p$  of 0.1, 1.0, and 1.2 V. The hump around 175–250 K in the mapping indicated that the charging states are changed by the bulk trap with the discrete level.<sup>18</sup> During the

05 March 2024 02:23:31



**FIG. 3.** (a) Distribution of  $D_{it}$  extracted from DLTS analysis with various pulse bias  $V_{\rho}$  over the activation energy. (b) Extracted electrical-field-dependent activation energy of the peak signal from (a). Inset:  $V_{\rho}$ -dependent energy depth of the peak signal. (c) Extracted bias-dependent trapped charge densities ( $Q_{it}$ ) of the interface state. 3D mapping of the capacitance transient of interface states at various  $V_{\rho}$  of (d) 0.1, (e) 1.0, and (f) 1.2 V with measured color map and projection of transient amplitude.

emission of carriers from interface states, the capacitance transients follow a logarithmic-like decay composed of plenty of overlapping exponential transients. Applying a higher forward bias increases the integral transient amplitude, which is proportional to  $D_{it}$ . This augmentation is evident in the maximum value of transient amplitude, which increases from nearly 80 fF at 0.1 V in Fig. 3(d) to 113 fF at 1.2 V in Fig. 3(f). This phenomenon is likely due to the enhanced trapping of interface states by the aid of a higher electric field.

Figure 4(a) displays the temperature scanning of DLTS spectra measured with  $V_p$  varying from 0.1 to 1.2 V. Each temperature sweep was carried out by interval steps of 2 K. The pulse duration and  $V_m$  were set as 100 ms and -8 V, respectively. The lower temperature part of the DLTS spectrum around 200 K shows a single peak as shown in the shadow region, labeled as a bulk trap E1. This peak is consistent with the distinct peak around 200 K, indicating that the bulk traps originate from specific atomic bonding or mobile charges.<sup>18,22</sup> When a higher pulse bias is applied, the amplitude of the bulk trap E1 signal becomes enlarged, which is consistent with the observed high-density signal peak in Fig. 3(a).

As shown in Fig. 4(b), the activation energy of E1 was  $0.43 \pm 0.03$  eV with an average value of the capture cross section

 $(\sigma_n)$  of  $1.35 \times 10^{-14}$  cm<sup>2</sup> at  $V_p$  of 1 V extracted by Arrhenius analysis, as given by<sup>42</sup>

$$\ln\left(\tau_e T^2\right) = \frac{E_C - E_T}{kT} - \ln\left(\gamma \sigma_n\right),\tag{4}$$

where  $\tau_e$  is the electron emission time constant of trap, activation energy ( $E_a$ ) is ( $E_C - E_T$ ),  $\sigma_n$  is the capture cross section, and  $\gamma$  is a constant related to the effective electron mass. Additionally, a similar level, denoted as  $E_C$ -0.46 eV with  $\sigma_n$  of  $1.1 \times 10^{-14}$  cm<sup>2</sup>, was observed in Czochralski-grown unintentionally doped (CZ UID) bulk Ga<sub>2</sub>O<sub>3</sub> with the asymmetrically broadened DLTS signal.<sup>43</sup> In the literature, the energy depth of E1 also is similar to the  $E_C$ -0.4 eV with  $\sigma_n$  of  $1.5 \times 10^{-14}$  cm<sup>2</sup> calculated by the Arrhenius relationship in metal organic chemical vapor deposition (MOCVD)-grown Si-doped  $\beta$ -Ga<sub>2</sub>O<sub>3</sub>, which is possibly associated with point defects in  $\beta$ -Ga<sub>2</sub>O<sub>3</sub>.<sup>44,45</sup> Hence, it is suggested that E1 may originate from the point defect located in the Ga<sub>2</sub>O<sub>3</sub> layer. Emission time constant and capture time constant ( $\tau_c$ ) of trap can be extracted, as given by

$$\tau_e = \frac{1}{e_n} = \frac{1}{\gamma \sigma_n T^2} \exp\left(\frac{E_C - E_T}{kT}\right),$$
(5a)



FIG. 4. (a) DLTS from 70 to 350 K with different pulse biases ( $V_o$ ). (b) Arrhenius plot of discrete-level E1. (c) Temperature-dependent emission time constant ( $r_e$ ) and



where  $e_n$  is the reciprocal of  $\tau_e$ ,  $n_0$  is the concentration of free electrons at the insulator/Ga<sub>2</sub>O<sub>3</sub> interface, and  $v_{th,n}$  is the thermal velocity of an electron. Both  $\tau_e$  and  $\tau_c$  show a decreasing trend with the increase of temperature as shown in Fig. 4(c). The extracted temperature-dependent  $\tau_e$  of E1 was decreased from 1.55 s at 209 K to 27.4 ms at 244 K, indicating that the process of trapped electrons emitting from bulk trap E1 is thermalaccelerated. Assuming that the  $\sigma_n$  of E1 exhibits negligible temperature dependence within a narrow temperature range, the capture time constants of E1 show a slight decrease from 49.8 ps at 209 K to 45.9 ps at 244 K with increasing temperature. This observation suggests that the trapping process of E1 is significantly faster than its corresponding detrapping process.

capture time constant ( $\tau_c$ ) of E1. (d) Electrical-field-dependent emission time of E1.

Figure 4(d) illustrates the field dependence of the electron emission rate  $(e_n)$  of bulk trap E1 at temperatures, as indicated by DLTS spectra. The electron emission rate of E1 was determined for each fixed temperature ranging from 215 to 225 K. It is also observed that the carrier emission rates are significantly enhanced with an increased electric field at each temperature. Furthermore, the carrier emission mechanism can be modeled as trap-assisted Poole-Frenkel emission (PFE) by plotting the logarithm of the emission rate  $ln(e_n)$ against the square root of the electric field  $(E^{1/2})$ .<sup>43,46</sup> In the case of the defect state with Coulomb or similar potentials for thermal emission, the existence of a robust E-field within the depletion region leads to a reduction in the apparent thermal activation energy via the PFE mechanism.

Figure 5(a) presents the results of the isothermal capacitance transient spectroscopy (ICTS) measurement by varying  $T_m^{3}$ which was performed from 320 to 350 K to identify possible deeper bulk traps. The contour map of the temperature-dependent emission time distribution with the spectral amplitude of level E2 was also plotted. The primary signal peak denoting bulk trap E2 exhibits smaller emission time constants with increasing temperature. In Fig. 5(b),  $\tau_e$  of E2 was extracted from the main peaks of the ICTS signal, which was found to decrease from 5.57 to 0.47 s with increasing temperature from 320 to 350 K. The trapping process of E2 was slightly accelerated from 320 to 350 K, with  $\tau_c$  decreasing marginally from 793 to 758 ps.

In Fig. 5(c), the Arrhenius plot was constructed for E2 to determine its activation energy level. The activation energy level of E2 was found to be 0.74 eV with a capture cross section of  $6.60 \times 10^{-16}$  cm<sup>2</sup>. It should be noted that the emission and capture time constants of E2 are both smaller than E1 together with relative

05 March 2024 02:23:3



FIG. 5. (a) From 320 to 350 K, (top) ICTS varying T<sub>m</sub> with fixed V<sub>p</sub> of 1 V, V<sub>m</sub> of -8 V, t<sub>p</sub> of 100 ms along with (bottom) contour map of the emission time constant distribution. (b) Temperature-dependent emission time constant ( $\tau_e$ ) and capture time constant ( $\tau_c$ ) of E2. (c) Arrhenius plot of E2 extracted by ICTS.

larger activation energy of E2. This bulk trap E2 is similar to the previously revealed deep-state at  $E_a = 0.71-0.75$  eV with  $\sigma_n$  of  $(1.1-17) \times 10^{-16}$  cm<sup>2</sup> in the Ga<sub>2</sub>O<sub>3</sub> MOSFET.<sup>48,49</sup> In the literature, one of the origins for the trap levels at  $E_C$ -0.73 eV with  $\sigma_n$  of  $1 \times 10^{-14}$  cm<sup>2</sup> was attributed to the extrinsic defect iron impurity, such as  $Fe_{Ga}^{50,51}$  However, in this study, due to the accommodation impurities, 52,53 the origin of E2 is likely attributed to an intrinsic source, perhaps from Ga vacancies or related complexes in <sup>4</sup> These facts about relaxation kinetics of E2 also can Ga<sub>2</sub>O<sub>3</sub>. account for the drain current lag phenomenon and  $I_d$ - $V_g$  hysteresis induced by the trap state at 0.75 eV in SiO<sub>2</sub>/Ga<sub>2</sub>O<sub>3</sub> MOSFETs, as reported in a previous study.

#### **IV. CONCLUSIONS**

In summary, a comprehensive analysis of the relaxation kinetic of interface states and bulk traps in a ZrO<sub>2</sub>/β-Ga<sub>2</sub>O<sub>3</sub> MOS capacitor was conducted in terms of bias and temperature dependence. The investigation of the energy distribution of trap states reveals the inclusion of continuum interface states and two bulk traps with discrete energy levels within Ga<sub>2</sub>O<sub>3</sub>. The analysis of trapping/detrapping relaxation kinetics for trap states in MOSCAPs has been conducted in the time-domain by altering the gate bias, revealing a stretched-exponential transient decay. The distribution of interface states was obtained over a wide range of 0.1-0.7 eV below the conduction band edge. From 3D mapping of capacitance transient, at higher positive pulse bias, both the interface state density and the population of trapped charges become increased. The thermally stimulated capture and emission behavior of interface states were quantitatively analyzed.

Two bulk traps E1 and E2 were identified with the discrete <sup>2</sup> activation energies of 0.43 and 0.74 eV, respectively. With increasing temperature, the emission process of bulk traps is accelerated,  $\frac{82}{32}$ while the trapping process exhibits minimal sensitivity to temperature changes. The detrapping process of carriers by E1 can be promoted by an electric field and can be modeled as Poole-Frenkel emission. An anomalous C-V hysteresis is observed, which varied the applied gate bias. In a bidirectional C-V sweep, after upward sweeping with a fast charging process, the carrier detrapping with a longer emission time constant of trap states leads to a pronounced C-V hysteresis instability.

These results pertaining to properties of interface states and bulk traps hold significant implications for minimizing the trap density, improving the interfacial properties and optimizing fabrication processes, thereby enhancing the stability and performance of Ga<sub>2</sub>O<sub>3</sub> MOSFETs.

#### ACKNOWLEDGMENTS

This work was supported by the ShanghaiTech University Startup Fund (No. 2017F0203-000-14), the National Natural Science Foundation of China (NNSFC) (Grant No. 52131303), the Natural Science Foundation of Shanghai (Grant No. 22ZR1442300), and in part by the CAS Strategic Science and Technology Program under Grant No. XDA18000000.

#### AUTHOR DECLARATIONS

#### **Conflict of Interest**

The authors have no conflicts to disclose.

#### Author Contributions

Jiaxiang Chen: Conceptualization (equal); Data curation (equal); Formal analysis (equal); Investigation (lead); Methodology (lead); Validation (equal); Writing - original draft (lead); Writing review & editing (equal). Haolan Qu: Conceptualization (equal); Data curation (equal); Formal analysis (equal); Methodology (equal); Visualization (equal). Jin Sui: Conceptualization (equal); Formal analysis (equal); Investigation (equal); Methodology (supporting); Validation (equal); Visualization (equal). Xing Lu: Conceptualization (equal); Methodology (equal); Resources (supporting). Xinbo Zou: Conceptualization (equal); Funding acquisition (equal); Methodology (equal); Project administration (lead); Resources (equal); Supervision (lead); Writing - review & editing (equal).

#### DATA AVAILABILITY

The data that support the findings of this study are available from the corresponding author upon reasonable request.

#### REFERENCES

<sup>1</sup>A. J. Green, J. Speck, G. Xing, P. Moens, F. Allerstam, K. Gumaelius, T. Neyer, A. Arias-Purdue, V. Mehrotra, A. Kuramata, K. Sasaki, S. Watanabe, K. Koshi, J. Blevins, O. Bierwagen, S. Krishnamoorthy, K. Leedy, A. R. Arehart, A. T. Neal, S. Mou, S. A. Ringel, A. Kumar, A. Sharma, K. Ghosh, U. Singisetti, W. Li, K. Chabak, K. Liddy, A. Islam, S. Rajan, S. Graham, S. Choi, Z. Cheng, and M. Higashiwaki, APL Mater. 10, 029201 (2022).

<sup>2</sup>B. R. Tak, S. Dewan, A. Goyal, R. Pathak, V. Gupta, A. K. Kapoor, S. Nagarajan, and R. Singh, Appl. Surf. Sci. 465, 973 (2019).

<sup>3</sup>J. Chen, H. Luo, H. Qu, M. Zhu, H. Guo, B. Chen, Y. Lv, X. Lu, and X. Zou, Semicond. Sci. Technol. 36, 055015 (2021).

<sup>4</sup>K. Zeng and U. Singisetti, Appl. Phys. Lett. 111, 122108 (2017).

<sup>5</sup>M. Fregolent, E. Brusaterra, C. De Santi, K. Tetzner, J. Würfl, G. Meneghesso, E. Zanoni, and M. Meneghini, Appl. Phys. Lett. 120, 163502 (2022).

<sup>6</sup>A. Jayawardena, R. P. Ramamurthy, A. C. Ahyi, D. Morisette, and S. Dhar, Appl. Phys. Lett. 112, 192108 (2018).

<sup>7</sup>H. Zhang, R. Jia, Y. Lei, X. Tang, Y. Zhang, and Y. Zhang, J. Phys. D: Appl. Phys. 51, 075104 (2018).

<sup>8</sup>V. D. Wheeler, D. I. Shahin, M. J. Tadjer, and C. R. Eddy, ECS J. Solid State Sci. Technol. 6, Q3052 (2016).

<sup>9</sup>H. Zhang, L. Yuan, R. Jia, X. Tang, J. Hu, Y. Zhang, Y. Zhang, and J. Sun, J. Phys. D: Appl. Phys. 52, 215104 (2019).

<sup>10</sup>W. Li, K. Nomoto, Z. Hu, T. Nakamura, D. Jena, and H. G. Xing, in Single and Multi-fin Normally-off Ga<sub>2</sub>O<sub>3</sub> Vertical Transistors with a Breakdown Voltage Over 2.6 kV (IEEE, 2019), p. 12.4.1.

11Z. A. Jian, I. Sayed, S. Mohanty, W. Liu, and E. Ahmadi, Semicond. Sci. Technol. 36, 09LT03 (2021).

12D. M. Fleetwood, Microelectron. Reliab. 80, 266 (2018).

<sup>13</sup>A. Vaidya and U. Singisetti, IEEE Trans. Electron Devices 68, 3755 (2021).

<sup>14</sup>A. Jayawardena, X. Shen, P. M. Mooney, and S. Dhar, Semicond. Sci. Technol. 33, 065005 (2018).

<sup>15</sup>D. K. Schroder, Semiconductor Material and Device Characterization (Wiley, 2005).

16 Z. Jiang, J. Wei, Y. Lv, Y. Wei, Y. Wang, J. Lu, H. Liu, Z. Feng, H. Zhou, J. Zhang, G. Xu, S. Long, and X. Luo, IEEE Trans. Electron Devices 69, 5509

<sup>17</sup>E. Fabris, C. De Santi, A. Caria, W. Li, K. Nomoto, Z. Hu, D. Jena, H. G. Xing, G. Meneghesso, E. Zanoni, and M. Meneghini, IEEE Trans. Electron Devices 67, 3954-3959 (2020).

18 J. T. Asubar, Z. Yatabe, D. Gregusova, and T. Hashizume, J. Appl. Phys. 129, 121102 (2021).

19 T. E. Kazior, J. Lagowski, and H. C. Gatos, J. Appl. Phys. 54, 2533 (1983).

20 K. Deng, X. Wang, S. Huang, H. Yin, J. Fan, W. Shi, F. Guo, K. Wei, Y. Zheng, J. Shi, H. Jiang, W. Wang, and X. Liu, Appl. Surf. Sci. 542, 148530 (2021).

<sup>21</sup>H. N. Masten, J. D. Phillips, and R. L. Peterson, IEEE Trans. Electron Devices 66, 2489 (2019).

<sup>22</sup>R. Sun, A. Bhattacharyya, M. Saleh, S. Krishnamoorthy, and M. A. Scarpulla, IEEE Trans. Electron Devices 70, 1188 (2023).

23 Z. Wang, X. Yu, H. Gong, T. Hu, Y. Zhang, X. Ji, F. Ren, S. Gu, Y. Zheng, R. Zhang, A. Y. Kuznetsov, and J. Ye, J. Phys. Chem. Lett. 13, 7094 (2022).

<sup>24</sup>H. Altuntas, I. Donmez, C. Ozgit-Akgun, and N. Biyikli, J. Alloys Compd. 593, 190 (2014).

<sup>25</sup>A. Kumar, S. Mondal, and K. S. R. K. Rao, Appl. Surf. Sci. 370, 373 (2016).

26 M. Ke, M. Takenaka, and S. Takagi, ACS Appl. Electron. Mater. 1, 311 (2019).

27Y. Yao, Q. Jiang, S. Huang, X. Wang, X. Luo, H. Jin, F. Guo, H. Yin, J. Shi, H. Jiang, J. Li, W. Wang, B. Shen, K. Wei, and X. Liu, Appl. Phys. Lett. 119, 233502 (2021).

28 H. Qu, J. Chen, Y. Zhang, J. Sui, Y. Gu, Y. Deng, D. Su, R. Zhang, X. Lu, and X. Zou, Semicond. Sci. Technol. 38, 015001 (2023).

<sup>29</sup>E. Yamaguchi, Jpn. J. Appl. Phys. 21, 1628 (1982).

05 March 2024 30 C. M. Jackson, A. R. Arehart, E. Cinkilic, B. McSkimming, J. S. Speck, and S. A. Ringel, J. Appl. Phys. 113, 204505 (2013).
 <sup>31</sup>Y. Fujino and K. Kita, J. Appl. Phys. 120(8), 085710 (2016).

<sup>32</sup>A. Ghosh and A. K. Raychaudhuri, Phys. Rev. B 64, 104304 (2001).

 <sup>33</sup>K. J. Andrew, J. Phys. D: Appl. Phys. 32(14), R57 (1999).
 <sup>34</sup>N. Modolo, C. De Santi, A. Minetto, L. Sayadi, G. Prechtl, G. Meneghesso, 33 E. Zanoni, and M. Meneghini, Sci. Rep. 12, 1755 (2022).

<sup>35</sup>K. Zeng, Y. Jia, and U. Singisetti, IEEE Electron Device Lett. 37, 906 (2016).

36Z. Yatabe, J. T. Asubar, T. Sato, and T. Hashizume, Phys. Status Solidi A 212, 1075 (2015).

37D. Bisi, S. H. Chan, X. Liu, R. Yeluri, S. Keller, M. Meneghini, G. Meneghesso, E. Zanoni, and U. K. Mishra, Appl. Phys. Lett. 108, 112104 (2016).

<sup>38</sup>S. Kundu, Y. Anitha, S. Chakraborty, and P. Banerji, J. Vac. Sci. Technol. B 30, 051206 (2012).

39B. Feng, T. He, G. He, X. Zhang, Y. Wu, X. Chen, Z. Li, X. Zhang, Z. Jia, G. Niu, Q. Guo, Z. Zeng, and S. Ding, Appl. Phys. Lett. 118, 181602 (2021).

<sup>40</sup>H. Zhou, S. Alghamdi, M. Si, G. Qiu, and P. D. Ye, IEEE Electron Device Lett. 37, 1411 (2016).

<sup>41</sup>H. N. Masten, J. D. Phillips, and R. L. Peterson, J. Appl. Phys. 131, 035106 (2022).

42J. Chen, W. Huang, H. Qu, Y. Zhang, J. Zhou, B. Chen, and X. Zou, Appl. Phys. Lett. 120, 212105 (2022).

43 R. Sun, Y. K. Ooi, A. Bhattacharyya, M. Saleh, S. Krishnamoorthy, K. G. Lynn, and M. A. Scarpulla, Appl. Phys. Lett. 117, 212104 (2020).

44H. Ghadi, J. F. McGlone, Z. Feng, A. F. M. A. U. Bhuiyan, H. Zhao, A. R. Arehart, and S. A. Ringel, Appl. Phys. Lett. 117, 172106 (2020).

<sup>45</sup>M. Labed, N. Sengouga, C. Venkata Prasad, M. Henini, and Y. S. Rim, Mater. Today Phys. 36, 101155 (2023).

46 A. Y. Polyakov, I.-H. Lee, N. B. Smirnov, I. V. Shchemerov, A. A. Vasilev, A. V. Chernykh, and S. J. Pearton, J. Phys. D: Appl. Phys. 53, 304001 (2020).

47E. Farzana, E. Ahmadi, J. S. Speck, A. R. Arehart, and S. A. Ringel, J. Appl. Phys. 123, 161410 (2018).

ARTICLE

<sup>48</sup>M. Fregolent, C. De Santi, M. Buffolo, M. Higashiwaki, G. Meneghesso, E. Zanoni, and M. Meneghini, J. Appl. Phys. **130**, 245704 (2021).
<sup>49</sup>A. Y. Polyakov, N. B. Smirnov, I. V. Shchemerov, S. V. Chernykh, S. Oh,

<sup>49</sup>A. Y. Polyakov, N. B. Smirnov, I. V. Shchemerov, S. V. Chernykh, S. Oh, S. J. Pearton, F. Ren, A. Kochkova, and J. Kim, ECS J. Solid State Sci. Technol. 8, Q3013 (2019).

<sup>50</sup>C. Zimmermann, Y. K. Frodason, A. W. Barnard, J. B. Varley, K. Irmscher, Z. Galazka, A. Karjalainen, W. E. Meyer, F. D. Auret, and L. Vines, Appl. Phys. Lett. 116, 072101 (2020).

<sup>51</sup>Z. Wang, X. Chen, F.-F. Ren, S. Gu, and J. Ye, J. Phys. D: Appl. Phys. 54, 043002 (2021).

<sup>52</sup>J. F. McGlone, Z. Xia, C. Joishi, S. Lodha, S. Rajan, S. Ringel, and A. R. Arehart, Appl. Phys. Lett. 115, 153501 (2019).

<sup>53</sup>M. E. Ingebrigtsen, J. B. Varley, A. Y. Kuznetsov, B. G. Svensson, G. Alfieri, A. Mihaila, U. Badstübner, and L. Vines, Appl. Phys. Lett. **112**, 042104 (2018).
<sup>54</sup>J. Zhang, J. Shi, D.-C. Qi, L. Chen, and K. H. L. Zhang, APL Mater. **8**, 020906 (2020).